

## **IPC-2221A**

# **Generic Standard on Printed Board Design**

Developed by the IPC-2221 Task Group (D-31b) of the Rigid Printed Board Committee (D-30) of IPC

## Supersedes:

IPC-2221 - February 1998

Users of this publication are encouraged to participate in the development of future revisions.

### Contact:

IPC 2215 Sanders Road Northbrook, Illinois 60062-6135 Tel 847 509.9700 Fax 847 509.9798

# HIERARCHY OF IPC DESIGN SPECIFICATIONS (2220 SERIES)



#### **FOREWORD**

This standard is intended to provide information on the generic requirements for organic printed board design. All aspects and details of the design requirements are addressed to the extent that they can be applied to the broad spectrum of those designs that use organic materials or organic materials in combination with inorganic materials (metal, glass, ceramic, etc.) to provide the structure for mounting and interconnecting electronic, electromechanical, and mechanical components. It is crucial that a decision pertaining to the choice of product types be made as early as possible. Once a component mounting and interconnecting technology has been selected the user should obtain the sectional document that provides the specific focus on the chosen technology.

It may be more effective to consider alternative printed board construction types for the product being designed. As an example the application of a rigid-flex printed wiring board may be more cost or performance effective than using multiple printed wiring boards, connectors and cables.

IPC's documentation strategy is to provide distinct documents that focus on specific aspect of electronic packaging issues. In this regard document sets are used to provide the total information related to a particular electronic packaging topic. A document set is identified by a four digit number that ends in zero (0).

Included in the set is the generic information which is contained in the first document of the set and identified by the four digit set number. The generic standard is supplemented by one or many sectional documents each of which provide specific focus on one aspect of the topic or the technology selected. The user needs, as a minimum, the generic design document, the sectional of the chosen technology, and the engineering description of the final product.

As technology changes specific focus standards will be updated, or new focus standards added to the document set. The IPC invites input on the effectiveness of the documentation and encourages user response through completion of "Suggestions for Improvement" forms located at the end of each document.

IPC-2221A May 2003

## **Table of Contents**

| 1 8        | SCOPE                                      | 1   | 4.1.1  | Material Selection for Structural Strength             | 17 |
|------------|--------------------------------------------|-----|--------|--------------------------------------------------------|----|
| 1.1        | Purpose                                    |     | 4.1.2  | Material Selection for Electrical Properties           |    |
| 1.2        | Documentation Hierarchy                    | 1   | 4.1.3  | Material Selection for Environmental                   |    |
| 1.3        | Presentation                               | 1   |        | Properties                                             | 17 |
| 1.4        | Interpretation                             | 1   | 4.2    | Dielectric Base Materials (Including                   | 17 |
| 1.5        | Definition of Terms                        | 1   | 4.2.1  | Prepregs and Adhesives)                                |    |
| 1.6        | Classification of Products                 | 1   | 4.2.1  | Preimpregnated Bonding Layer (Prepreg) Adhesives       |    |
| 1.6.1      | Board Type                                 | 1   | 4.2.3  | Adhesive Films or Sheets                               |    |
| 1.6.2      | Performance Classes                        | 1   |        | Electrically Conductive Adhesives                      |    |
| 1.6.3      | Producibility Level                        | 2   | 4.2.4  | •                                                      | 19 |
| 1.7        | Revision Level Changes                     | 2   | 4.2.5  | Thermally Conductive/Electrically Insulating Adhesives | 19 |
| 2 <i>A</i> | APPLICABLE DOCUMENTS                       | . 2 | 4.3    | Laminate Materials                                     |    |
| 2.1        | IPC                                        |     | 4.3.1  | Color Pigmentation                                     | 20 |
| 2.2        | Joint Industry Standards                   |     | 4.3.2  | Dielectric Thickness/Spacing                           |    |
| 2.3        | Society of Automotive Engineers            |     | 4.4    | Conductive Materials                                   |    |
| 2.4        | American Society for Testing and Materials |     | 4.4.1  | Electroless Copper Plating                             |    |
| 2.5        | Underwriters Labs                          |     | 4.4.2  | Semiconductive Coatings                                |    |
| 2.6        | IEEE                                       |     | 4.4.3  | Electrolytic Copper Plating                            | 20 |
| 2.7        | ANSI                                       |     | 4.4.4  | Gold Plating                                           |    |
| 2.1        | ANSI                                       | 4   | 4.4.5  | Nickel Plating                                         |    |
| 3 (        | GENERAL REQUIREMENTS                       | 4   | 4.4.6  | Tin/Lead Plating                                       |    |
| 3.1        | Information Hierarchy                      | 6   | 4.4.7  | Solder Coating                                         | 22 |
| 3.1.1      | Order of Precedence                        | 6   | 4.4.8  | Other Metallic Coatings for Edgeboard                  |    |
| 3.2        | Design Layout                              | 6   |        | Contacts                                               | 23 |
| 3.2.1      | End-Product Requirements                   | 6   | 4.4.9  | Metallic Foil/Film                                     | 23 |
| 3.2.2      | Density Evaluation                         | 6   | 4.4.10 | Electronic Component Materials                         | 23 |
| 3.3        | Schematic/Logic Diagram                    | 6   | 4.5    | Organic Protective Coatings                            | 24 |
| 3.4        | Parts List                                 | 6   | 4.5.1  | Solder Resist (Solder Mask) Coatings                   | 24 |
| 3.5        | Test Requirement Considerations            | 7   | 4.5.2  | Conformal Coatings                                     | 25 |
| 3.5.1      | Printed Board Assembly Testability         | 7   | 4.5.3  | Tarnish Protective Coatings                            | 25 |
| 3.5.2      | Boundary Scan Testing                      |     | 4.6    | Marking and Legends                                    | 25 |
| 3.5.3      | Functional Test Concern for Printed Board  |     | 4.6.1  | ESD Considerations                                     | 26 |
| 5.5.5      | Assemblies                                 | 8   | 5 ME   | ECHANICAL/PHYSICAL PROPERTIES                          | 26 |
| 3.5.4      | In-Circuit Test Concerns for Printed Board | 10  | 5.1    | Fabrication Considerations                             |    |
| 255        | Assemblies                                 |     | 5.1.1  | Bare Board Fabrication                                 | 26 |
| 3.5.5      | Mechanical                                 |     | 5.2    | Product/Board Configuration                            | 26 |
| 3.5.6      | Electrical                                 |     | 5.2.1  | Board Type                                             | 26 |
| 3.6        | Layout Evaluation                          |     | 5.2.2  | Board Size                                             | 26 |
| 3.6.1      | Board Layout Design                        |     | 5.2.3  | Board Geometries (Size and Shape)                      | 26 |
| 3.6.2      | Feasibility Density Evaluation             |     | 5.2.4  | Bow and Twist                                          | 27 |
| 3.7        | Performance Requirements                   | 15  | 5.2.5  | Structural Strength                                    | 27 |
| 4 N        | MATERIALS                                  | 17  | 5.2.6  | Composite (Constraining-Core) Boards                   | 27 |
| 4.1        | Material Selection                         | 17  | 5.2.7  | Vibration Design                                       |    |

| 5.3        | Assembly Requirements                                                          | . 30 | 7.2.4  | Special Design Considerations for SMT                  |    |
|------------|--------------------------------------------------------------------------------|------|--------|--------------------------------------------------------|----|
| 5.3.1      | Mechanical Hardware Attachment                                                 | . 30 |        | Board Heatsinks                                        |    |
| 5.3.2      | Part Support                                                                   | . 30 | 7.3    | Heat Transfer Techniques                               | 52 |
| 5.3.3      | Assembly and Test                                                              | . 30 | 7.3.1  | Coefficient of Thermal Expansion (CTE) Characteristics | 52 |
| 5.4        | Dimensioning Systems                                                           | . 31 | 7.3.2  | Thermal Transfer                                       |    |
| 5.4.1      | Dimensions and Tolerances                                                      | . 31 | 7.3.2  | Thermal Matching                                       |    |
| 5.4.2      | Component and Feature Location                                                 | . 31 | 7.3.3  | Thermal Design Reliability                             |    |
| 5.4.3      | Datum Features                                                                 | . 31 |        |                                                        |    |
| 6 EI       | LECTRICAL PROPERTIES                                                           | . 37 |        | OMPONENT AND ASSEMBLY ISSUES                           |    |
| 6.1        | Electrical Considerations                                                      |      | 8.1    | General Placement Requirements                         |    |
| 6.1.1      | Electrical Performance                                                         | . 37 | 8.1.1  | Automatic Assembly                                     |    |
| 6.1.2      | Power Distribution Considerations                                              |      | 8.1.2  | Component Placement                                    |    |
| 6.1.3      | Circuit Type Considerations                                                    |      | 8.1.3  | Orientation                                            |    |
| 6.2        | Conductive Material Requirements                                               |      | 8.1.4  | Accessibility                                          |    |
| 6.3        | Electrical Clearance                                                           |      | 8.1.5  | Design Envelope                                        |    |
| 6.3.1      | B1–Internal Conductors                                                         |      | 8.1.6  | Component Body Centering                               |    |
| 6.3.2      | B2–External Conductors, Uncoated, Sea                                          |      | 8.1.7  | Mounting Over Conductive Areas                         |    |
| 0.5.2      | Level to 3050 m [10,007 feet]                                                  | . 42 | 8.1.8  | Clearances                                             | 58 |
| 6.3.3      | B3-External Conductors, Uncoated, Over                                         |      | 8.1.9  | Physical Support                                       | 58 |
|            | 3050 m [10,007 feet]                                                           | . 42 | 8.1.10 | Heat Dissipation                                       |    |
| 6.3.4      | B4–External Conductors, with Permanent Polymer Coating (Any Elevation)         | 42   | 8.1.11 | Stress Relief                                          |    |
| 6.3.5      | A5–External Conductors, with Conformal                                         | . 42 | 8.2    | General Attachment Requirements                        |    |
| 0.5.5      | Coating Over Assembly (Any Elevation)                                          | . 43 | 8.2.1  | Through-Hole                                           |    |
| 6.3.6      | A6-External Component Lead/Termination,                                        |      | 8.2.2  | Surface Mounting                                       |    |
|            | Uncoated, Sea Level to 3050 m                                                  |      | 8.2.3  | Mixed Assemblies                                       |    |
|            | [10,007 feet]                                                                  | . 43 | 8.2.4  | Soldering Considerations                               |    |
| 6.3.7      | A7–External Component Lead/Termination, with Conformal Coating (Any Elevation) | 12   | 8.2.5  | Connectors and Interconnects                           |    |
| <i>c</i> 1 |                                                                                |      | 8.2.6  | Fastening Hardware                                     |    |
| 6.4        | Impedance Controls                                                             |      | 8.2.7  | Stiffeners                                             |    |
| 6.4.1      | Microstrip                                                                     |      | 8.2.8  | Lands for Flattened Round Leads                        |    |
| 6.4.2      | Embedded Microstrip                                                            |      | 8.2.9  | Solder Terminals                                       |    |
| 6.4.3      | Stripline Properties                                                           |      | 8.2.10 | Eyelets                                                | 65 |
| 6.4.4      | Asymmetric Stripline Properties                                                |      | 8.2.11 | Special Wiring                                         | 65 |
| 6.4.5      | Capacitance Considerations                                                     |      | 8.2.12 | Heat Shrinkable Devices                                | 67 |
| 6.4.6      | Inductance Considerations                                                      | . 47 | 8.2.13 | Bus Bar                                                | 67 |
| 7 TI       | HERMAL MANAGEMENT                                                              | . 48 | 8.2.14 | Flexible Cable                                         | 67 |
| 7.1        | Cooling Mechanisms                                                             | . 48 | 8.3    | Through-Hole Requirements                              | 67 |
| 7.1.1      | Conduction                                                                     | . 49 | 8.3.1  | Leads Mounted in Through-Holes                         | 67 |
| 7.1.2      | Radiation                                                                      | . 49 | 8.4    | Standard Surface Mount Requirements                    | 71 |
| 7.1.3      | Convection                                                                     | . 49 | 8.4.1  | Surface-Mounted Leaded Components                      | 71 |
| 7.1.4      | Altitude Effects                                                               |      | 8.4.2  | Flat-Pack Components                                   | 71 |
| 7.2        | Heat Dissipation Considerations                                                |      | 8.4.3  | Ribbon Lead Termination                                | 72 |
| 7.2.1      | Individual Component Heat Dissipation                                          |      | 8.4.4  | Round Lead Termination                                 | 72 |
| 7.2.2      | Thermal Management Considerations for                                          |      | 8.4.5  | Component Lead Sockets                                 | 72 |
| ,          | Board Heatsinks                                                                | . 50 | 8.5    | Fine Pitch SMT (Peripherals)                           | 72 |
| 7.2.3      | Assembly of Heatsinks to Boards                                                | . 50 | 8.6    | Bare Die                                               | 73 |
|            |                                                                                |      |        |                                                        |    |

| 8.6.1  | Wire Bond                                   | . 73 | 11.4.3     | Sold  | ler Resist Coating Phototools                                                   |
|--------|---------------------------------------------|------|------------|-------|---------------------------------------------------------------------------------|
| 8.6.2  | Flip Chip                                   | . 73 | 12 Q       | UALI  | TY ASSURANCE83                                                                  |
| 8.6.3  | Chip Scale                                  |      | 12.1       | Con   | formance Test Coupons83                                                         |
| 8.7    | Tape Automated Bonding                      | . 73 | 12.2       |       | erial Quality Assurance84                                                       |
| 8.8    | Solderball                                  | . 73 | 12.3       |       | formance Evaluations                                                            |
| 9 H    | DLES/INTERCONNECTIONS                       | . 73 | 12.3.1     |       | pon Quantity and Location84                                                     |
| 9.1    | General Requirements for Lands with Holes . | . 73 | 12.3.2     |       | pon Identification84                                                            |
| 9.1.1  | Land Requirements                           | . 73 | 12.3.3     |       | eral Coupon Requirements                                                        |
| 9.1.2  | Annular Ring Requirements                   | . 73 | 12.4       |       | vidual Coupon Design                                                            |
| 9.1.3  | Thermal Relief in Conductor Planes          | . 74 | 12.4.1     |       | pon A and B or A/B (Plated Hole                                                 |
| 9.1.4  | Lands for Flattened Round Leads             | . 74 |            | Eval  | luation, Thermal Stress and Rework                                              |
| 9.2    | Holes                                       | . 75 |            |       | ulation)                                                                        |
| 9.2.1  | Unsupported Holes                           | . 75 | 12.4.2     |       | pon C (Peel Strength) 87                                                        |
| 9.2.2  | Plated-Through Holes                        | . 75 | 12.4.3     |       | pon D (Interconnection Resistance and                                           |
| 9.2.3  | Location                                    | . 76 | 12.4.4     |       | tinuity)                                                                        |
| 9.2.4  | Hole Pattern Variation                      | . 76 | 12.4.4     |       | pons E and H (Insulation Resistance) 88                                         |
| 9.2.5  | Tolerances                                  | . 76 | 12.4.5     | _     | istration Coupon                                                                |
| 9.2.6  | Quantity                                    | . 77 | 12.4.6     |       | pon G (Solder Resist Adhesion)                                                  |
| 9.2.7  | Spacing of Adjacent Holes                   | . 77 | 12.4.7     |       | pon M (Surface Mount Solderability - onal)                                      |
| 9.2.8  | Aspect Ratio                                | . 77 | 12.4.8     | -     | pon N (Peel Strength, Surface Mount                                             |
| 10 G   | SENERAL CIRCUIT FEATURE                     |      | 12.4.0     |       | d Strength - Optional for SMT) 96                                               |
|        | EQUIREMENTS                                 | . 77 | 12.4.9     | Cou   | pon S (Hole Solderability - Optional) 96                                        |
| 10.1   | Conductor Characteristics                   | . 77 | 12.4.10    | Cou   | pon T96                                                                         |
| 10.1.1 | Conductor Width and Thickness               | . 77 | 12.4.11    | Proc  | cess Control Test Coupon                                                        |
| 10.1.2 | Electrical Clearance                        | . 78 |            |       | pon X (Bending Flexibility and                                                  |
| 10.1.3 | Conductor Routing                           | . 78 |            | End   | urance, Flexible Printed Wiring) 96                                             |
| 10.1.4 | Conductor Spacing                           | . 78 | Append     | lix A | Example of a Testability Design                                                 |
| 10.1.5 | Plating Thieves                             | . 79 | 7.10100110 |       | <b>Checklist</b>                                                                |
| 10.2   | Land Characteristics                        | . 79 | Append     | lix B | Conductor Current-Carrying                                                      |
| 10.2.1 | Manufacturing Allowances                    | . 79 | 7.10100110 |       | Capacity and Conductor Thermal                                                  |
| 10.2.2 | Lands for Surface Mounting                  | . 79 |            |       | Management 104                                                                  |
| 10.2.3 | Test Points                                 | . 79 |            |       |                                                                                 |
| 10.2.4 | Orientation Symbols                         | . 79 |            |       |                                                                                 |
| 10.3   | Large Conductive Areas                      | . 79 |            |       | Figures                                                                         |
| 11 D   | OCUMENTATION                                | . 81 | Figure 3   |       | Package Size and I/O Count 7                                                    |
| 11.1   | Special Tooling                             |      | Figure 3   | -2    | Test Land Free Area for Parts and Other Intrusions                              |
| 11.2   | Layout                                      |      | Figure 3   | -3    | Test Land Free Area for Tall Parts                                              |
| 11.2.1 | Viewing                                     |      | Figure 3   |       | Probing Test Lands                                                              |
| 11.2.2 | Accuracy and Scale                          |      | Figure 3   |       | Example of Usable Area Calculation, mm [in]                                     |
| 11.2.3 | Layout Notes                                |      | J00        |       | (Usable area determination includes clearance                                   |
| 11.2.4 | Automated-Layout Techniques                 |      |            |       | allowance for edge-board connector area, board guides, and board extractor.) 14 |
| 11.3   | Deviation Requirements                      |      | Figure 3   |       | Printed Board Density Evaluation                                                |
| 11.4   | Phototool Considerations                    |      | Figure 5   |       | Example of Printed Board Size                                                   |
| 11.4.1 | Artwork Master Files                        |      |            |       | Standardization, mm [in]                                                        |
| 11.4.1 | Film Base Material                          |      | Figure 5   |       | Typical Asymmetrical Constraining-Core                                          |
| 11.4.2 | THIII DASC IVIAUCITÄI                       | . 03 |            |       | Configuration                                                                   |

| Figure 5-3A              | Multilayer Metal Core Board with Two                                          |    | Figure 8-7     | Mounting with Feet or Standoffs                                           | 59 |
|--------------------------|-------------------------------------------------------------------------------|----|----------------|---------------------------------------------------------------------------|----|
|                          | Symmetrical Copper-Invar-Copper<br>Constraining Cores (when the Copper-       |    | Figure 8-8     | Heat Dissipation Examples                                                 | 60 |
|                          | Invar-Copper planes are connected to the                                      |    | Figure 8-9     | Lead Bends                                                                | 61 |
|                          | plated-through hole, use thermal relief per                                   | 20 | Figure 8-10    | Typical Lead Configurations                                               | 61 |
| F:                       | Figure 9-4)                                                                   | 29 | Figure 8-11    | Board Edge Tolerancing                                                    | 63 |
| Figure 5-3B              | Symmetrical Constraining Core Board with a Copper-Invar-Copper Center Core    | 29 | Figure 8-12    | Lead-In Chamfer Configuration                                             | 63 |
| Figure 5-4               | Advantages of Positional Tolerance Over                                       |    | Figure 8-13    | Typical Keying Arrangement                                                | 63 |
|                          | Bilateral Tolerance, mm [in]                                                  | 32 | Figure 8-14    | Two-Part Connector                                                        |    |
| Figure 5-4A              | Datum Reference Frame                                                         | 32 | Figure 8-15    | Edge-Board Adapter Connector                                              | 64 |
| Figure 5-5A              | Example of Location of a Pattern of Plated-Through Holes, mm [in]             | 33 | Figure 8-16    | Round or Flattened (Coined) Lead Joint Description                        |    |
| Figure 5-5B              | Example of a Pattern of Tooling/Mounting                                      |    | Figure 8-17    | Standoff Terminal Mounting, mm [in]                                       | 66 |
| -                        | Holes, mm [in]                                                                | 33 | Figure 8-18    | Dual Hole Configuration for Interfacial and Interlayer Terminal Mountings | 66 |
| Figure 5-5C              | Example of Location of a Conductor Pattern Using Fiducials, mm [in]           | 34 | Figure 8-19    | Partially Clinched Through-Hole Leads                                     |    |
| Figure 5-5D              | Example of Printed Board Profile Location                                     |    | Figure 8-20    | Dual In-Line Package (DIP) Lead Bends                                     | 68 |
| r iguio o ob             | and Tolerance, mm [in]                                                        | 35 | Figure 8-21    | Solder in the Lead Bend Radius                                            | 69 |
| Figure 5-5E              | Example of a Printed Board Drawing                                            |    | Figure 8-22    | Two-Lead Radial-Leaded Components                                         | 69 |
|                          | Utilizing Geometric Dimensioning and Tolerancing, mm [in]                     | 35 | Figure 8-23    | Radial Two-Lead Component Mounting, mm [in]                               | 69 |
| Figure 5-6               | Fiducial Clearance Requirements                                               | 36 | Figure 8-24    | Meniscus Clearance, mm [in]                                               | 69 |
| Figure 5-7               | Fiducials, mm                                                                 | 36 | Figure 8-25    | "TO" Can Radial-Leaded Component, mm [in]                                 | 69 |
| Figure 5-8               | Example of Connector Key Slot Location and Tolerance, mm [in]                 | 27 | Figure 8-26    | Perpendicular Part Mounting, mm [in]                                      |    |
| Figure 6-1               |                                                                               |    | Figure 8-27    | Flat-Packs and Quad Flat-Packs                                            |    |
| _                        | Voltage/Ground Distribution Concepts                                          |    | Figure 8-28    | Examples of Configuration of Ribbon Leads                                 |    |
| Figure 6-2               | Single Reference Edge Routing                                                 |    | <b>J</b> • • • | for Through-Hole Mounted Flat-Packs                                       | 70 |
| Figure 6-3<br>Figure 6-4 | Circuit Distribution  Conductor Thickness and Width for Internal              | 39 | Figure 8-29    | Metal Power Packages with Compliant Leads                                 | 70 |
|                          | and External Layers                                                           | 41 | Figure 8-30    | Metal Power Package with Resilient                                        |    |
| Figure 6-5               | Transmission Line Printed Board                                               |    | -              | Spacers                                                                   | 71 |
| Figure 6-6               | Capacitance vs. Conductor Width and                                           | 45 | Figure 8-31    | Metal Power Package with Noncompliant Leads                               | 71 |
|                          | Dielectric Thickness for Microstrip Lines,                                    |    | Figure 8-32    | Examples of Flat-Pack Surface Mounting                                    | 72 |
|                          | mm [in]                                                                       | 47 | Figure 8-33    | Round or Coined Lead                                                      | 72 |
| Figure 6-7               | Capacitance vs. Conductor Width and Spacing for Striplines, mm [in]           | 48 | Figure 8-34    | Configuration of Ribbon Leads for Planar Mounted Flat-Packs               | 72 |
| Figure 6-8               | Single Conductor Crossover                                                    | 48 | Figure 8-35    | Heel Mounting Requirements                                                | 72 |
| Figure 7-1               | Component Clearance Requirements                                              |    | Figure 9-1     | Examples of Modified Land Shapes                                          | 74 |
|                          | for Automatic Component Insertion on<br>Through-Hole Technology Printed Board |    | Figure 9-2     | External Annular Ring                                                     | 74 |
|                          | Assemblies [in]                                                               | 51 | Figure 9-3     | Internal Annular Ring                                                     | 74 |
| Figure 7-2               | Relative Coefficient of Thermal Expansion                                     |    | Figure 9-4     | Typical Thermal Relief in Planes                                          | 75 |
|                          | (CTE) Comparison                                                              | 54 | Figure 10-1    | Example of Conductor Beef-Up or                                           |    |
| Figure 8-1               | Component Orientation for Boundaries and/or Wave Solder Applications          | 57 | Figure 10-2    | Neck-Down  Conductor Optimization Between Lands                           |    |
| Figure 8-2               | Component Body Centering                                                      | 58 | Figure 10-2    | Etched Conductor Characteristics                                          |    |
| Figure 8-3               | Axial-Leaded Component Mounted Over                                           |    | Figure 10-3    | Flow Chart of Printed Board Design/                                       | JU |
| -                        | Conductors                                                                    | 58 | i iguite 11-1  | Fabrication Sequence                                                      | 82 |
| Figure 8-4               | Uncoated Board Clearance                                                      | 59 | Figure 11-2    | Multilayer Board Viewing                                                  | 83 |
| Figure 8-5               | Clamp-Mounted Axial-Leaded Component                                          | 59 | Figure 11-3    | Solder Resist Windows                                                     | 83 |
| Figure 8-6               | Adhesive-Bonded Axial-Leaded Component                                        | 59 | Figure 12-1    | Location of Test Circuitry                                                | 85 |

| Figure 12-2   | Test Coupons A and B, mm [in] 87                                                |            | Tables                                                               |     |
|---------------|---------------------------------------------------------------------------------|------------|----------------------------------------------------------------------|-----|
| Figure 12-3   | Test Coupons A and B (Conductor                                                 | Table 3-1  | PCB Design/Performance Tradeoff Checklist                            | . 4 |
|               | Detail) mm, [in]                                                                | Table 3-2  | Component Grid Areas                                                 | 15  |
| Figure 12-4   | Test Coupon A/B, mm [in]                                                        | Table 4-1  | Typical Properties of Common Dielectric                              |     |
| Figure 12-5   | Test Coupon A/B (Conductor Detail),                                             |            | Materials                                                            | 18  |
| F:            | mm [in]                                                                         | Table 4-2  | Environmental Properties of Common                                   | 10  |
| Figure 12-6   | Coupon C, External Layers Only, mm [in] 90                                      | Toble 4.2  | Dielectric Materials Final Finish, Surface Plating Coating           | 10  |
| Figure 12-7   | Test Coupon D, mm [in]                                                          | Table 4-3  | Thickness Requirements                                               | 21  |
| Figure 12-8   | Example of a 10 Layer Coupon D, Modified to Include Blind and Buried Vias       | Table 4-4  | Gold Plating Uses                                                    |     |
| Figure 12-9   | Test Coupon D for Process Control of 4                                          | Table 4-5  | Copper Foil/Film Requirements                                        | 23  |
| 1 1gui 0 12 0 | Layer Boards                                                                    | Table 4-6  | Metal Core Substrates                                                | 23  |
| Figure 12-10  | Coupon E, mm                                                                    | Table 4-7  | Conformal Coating Functionality                                      | 26  |
| Figure 12-11  | Optional Coupon H, mm [in]                                                      | Table 5-1  | Fabrication Considerations                                           | 27  |
| Figure 12-12  | Comb Pattern Examples                                                           | Table 5-2  | Typical Assembly Equipment Limits                                    | 31  |
| Figure 12-13  | "Y" Pattern for Chip Component                                                  | Table 6-1  | Electrical Conductor Spacing                                         | 43  |
|               | Cleanliness Test Pattern                                                        | Table 6-2  | Typical Relative Bulk Dielectric Constant                            |     |
| -             | Test Coupon F, mm [in]                                                          |            | of Board Material                                                    |     |
|               | Test Coupon R, mm [in]                                                          | Table 7-1  | Effects of Material Type on Conduction                               |     |
| _             | Worst-Case Hole/Land Relationship 98                                            | Table 7-2  | Emissivity Ratings for Certain Materials                             |     |
| Figure 12-17  | Test Coupon G, Solder Resist Adhesive, mm [in]                                  | Table 7-3  | Board Heatsink Assembly Preferences                                  | 52  |
| Figure 12-18  | Test Coupon M, Surface Mounting                                                 | Table 7-4  | Comparative Reliability Matrix Component Lead/Termination Attachment | 53  |
|               | Solderability Testing, mm [in]                                                  | Table 9-1  | Minimum Standard Fabrication                                         |     |
| Figure 12-19  | Test Coupon N, Surface Mounting Bond<br>Strength and Peel Strength, mm [in] 100 |            | Allowance for Interconnection Lands                                  |     |
| Figure 12-20  | Test Coupon S, mm [in]                                                          | Table 9-2  | Annular Rings (Minimum)                                              |     |
| -             | Systematic Path for Implementation of                                           | Table 9-3  | Minimum Drilled Hole Size for Buried Vias                            |     |
| rigule 12-21  | Statistical Process Control (SPC)                                               | Table 9-4  | Minimum Drilled Hole Size for Blind Vias                             |     |
| Figure 12-22  | Test Coupon X, mm [in] 102                                                      | Table 9-5  | Minimum Hole Location Tolerance, dtp                                 | 76  |
| Figure 12-23  | Bending Test 102                                                                | Table 10-1 | Internal Layer Foil Thickness After Processing                       | 77  |
| Figure B-1    | Original Design Chart 104                                                       | Table 10-2 | External Conductor Thickness After Plating                           |     |
| Figure B-2    | IPC 2221A External Conductor Chart 106                                          | Table 10-3 | Conductor Width Tolerances for 0.046 mm                              |     |
| Figure B-3    | Board Thickness 106                                                             | 10010 10 0 | [0.00181 in] Copper                                                  | 78  |
| Figure B-4    | Board Material 107                                                              | Table 12-1 | Coupon Frequency Requirements                                        | 85  |
| Figure B-5    | Air/Vacuum Environment 107                                                      | Table B-1  | Test Samples 1                                                       | 06  |

May 2003 IPC-2221A

## Generic Standard on Printed Board Design

#### 1 SCOPE

This standard establishes the generic requirements for the design of organic printed boards and other forms of component mounting or interconnecting structures. The organic materials may be homogeneous, reinforced, or used in combination with inorganic materials; the interconnections may be single, double, or multilayered.

**1.1 Purpose** The requirements contained herein are intended to establish design principles and recommendations that **shall** be used in conjunction with the detailed requirements of a specific interconnecting structure sectional standard (see 1.2) to produce detailed designs intended to mount and attach passive and active components. This standard is not intended for use as a performance specification for finished boards nor as an acceptance document for electronic assemblies. For acceptability requirements of electronic assemblies, see IPC/EIA-J-STD-001 and IPC-A-610.

The components may be through-hole, surface mount, fine pitch, ultra-fine pitch, array mounting or unpackaged bare die. The materials may be any combination able to perform the physical, thermal, environmental, and electronic function.

- **1.2 Documentation Hierarchy** This standard identifies the generic physical design principles, and is supplemented by various sectional documents that provide details and sharper focus on specific aspects of printed board technology. Examples are:
- IPC-2222 Rigid organic printed board structure design
- IPC-2223 Flexible printed board structure design
- IPC-2224 Organic, PC card format, printed board structure design
- IPC-2225 Organic, MCM-L, printed board structure design
- IPC-2226 High Density Interconnect (HDI) structure design
- IPC-2227 Embedded Passive Devices printed board design (In Process)

The list is a partial summary and is not inherently a part of this generic standard. The documents are a part of the PCB Design Document Set which is identified as IPC-2220. The number IPC-2220 is for ordering purposes only and will include all documents which are a part of the set, whether released or in-process proposal format at the time the order is placed.

**1.3 Presentation** All dimensions and tolerances in this standard are expressed in hard SI (metric) units and paren-

thetical soft imperial (inch) units. Users of this and the corresponding performance and qualification specifications are expected to use metric dimensions.

**1.4 Interpretation** "Shall," the imperative form of the verb, is used throughout this standard whenever a requirement is intended to express a provision that is mandatory. Deviation from a "shall" requirement may be considered if sufficient data is supplied to justify the exception.

The words "should" and "may" are used whenever it is necessary to express nonmandatory provisions. "Will" is used to express a declaration of purpose.

To assist the reader, the word "shall" is presented in bold characters.

- **1.5 Definition of Terms** The definition of all terms used herein **shall** be as specified in IPC-T-50.
- **1.6 Classification of Products** This standard recognizes that rigid printed boards and printed board assemblies are subject to classifications by intended end item use. Classification of producibility is related to complexity of the design and the precision required to produce the particular printed board or printed board assembly.

Any producibility level or producibility design characteristic may be applied to any end-product equipment category. Therefore, a high-reliability product designated as Class "3" (see 1.6.2), could require level "A" design complexity (preferred producibility) for many of the attributes of the printed board or printed board assembly (see 1.6.3).

- **1.6.1 Board Type** This standard provides design information for different board types. Board types vary per technology and are thus classified in the design sectionals.
- **1.6.2 Performance Classes** Three general end-product classes have been established to reflect progressive increases in sophistication, functional performance requirements and testing/inspection frequency. It should be recognized that there may be an overlap of equipment between classes. The printed board user has the responsibility to determine the class to which his product belongs. The contract **shall** specify the performance class required and indicate any exceptions to specific parameters, where appropriate.

Class 1 General Electronic Products Includes consumer products, some computer and computer peripherals, as well as general military hardware suitable for applications where cosmetic imperfections are not important and the